# **ECE3300L**

Lab 5

# By Justin Wong, Hector Garibay

Summer 2025

Report Date: July 21, 2025

## Objective

The objective of this lab is to design and implement a two-digit BCD up/down counter on the Nexys A7 FPGA using Verilog-HDL. The system includes a clock divider with selectable speeds via 5 switches, direction control via BTN1, and reset via BTN0. The counter output is displayed on a multiplexed dual-digit 7-segment display.

## Top Lab Code Snippet:

```
nodule top_lab5(
   input CLK,
input BTNO, // Reset
input BTN1, // Dir
   input [4:0] SW,
   output [6:0] SEG, // Segments a-g
   output [7:0] AN,
   output [12:0] LED
   // Instantiate clock divider
   wire [31:0] cnt;
   clock_divider u_div (
       .clk (CLK),
        .rst_n (!BTNO), // Active-low reset
        .cnt (cnt)
    // Instantiate 32x1 mux
    wire clk_out;
   mux32x1 u_mux (
       .cnt (cnt),
       .sel (SW),
        .clk_out (clk_out)
    );
wire [3:0] unit_bcd, tens_bcd;
wire [3:0] digit0, digit1;
assign digit0 = unit_bcd; // assign digit 0 to ones
assign digit1 = tens_bcd; // assign digit 1 to tens
            unit_roll;
  // instantiate the units-digit counter
 bcd_up_down_counter u_unit (
   .clk_div (clk_out), // from mux32x1
  .rst n (!BTN0), // reset button
.dir (!BTN1), // up/down button
.bcd_value (unit_bcd), // output = units digit
   .roll (unit_roll) // pulse when units wraps 0 to 9
```

## 7 Segment Scan Snippet:

```
reg [15:0] refresh_counter = 0;
    wire sel; // Which digit to display
    always @(posedge clk or negedge rst n) begin
    if (!rst n)
    refresh counter <= 16'd0;
    else
    refresh_counter <= refresh_counter + 1;
    end
    assign sel = refresh_counter[15];
   reg [3:0] current_digit;
   always @(*) begin
   case (sel)
   2'd0: current_digit = digit0;
   2'dl: current_digit = digitl;
   endcase
   end
       always @(*) begin
        case (sel)
            2'd0: an = 4'b10; // enable digit0
            2'dl: an = 4'b01; // enable digit1
            default: an = 4'bl1;
        endcase
    end
    // Decode the digit to 7-segment display pattern
    always @(*) begin
        case (current_digit)
            4'd0: seg = 7'b1000000;
            4'dl: seg = 7'b1111001;
            4'd2: seg = 7'b0100100;
            4'd3: seg = 7'b01100000;
            4'd4: seg = 7'b0011001;
            4'd5: seg = 7'b0010010;
            4'd6: seg = 7'b0000010;
            4'd7: seg = 7'b1111000;
            4'd8: seg = 7'b00000000;
            4'd9: seg = 7'b0010000;
            default: seg = 7'bllllllll; // blank
        endcase
    end
endmodule
```

## BCD\_up\_down Snippet:

```
module bcd up down counter(
    input clk div, //divided clock
    input rst_n, // reset
    input dir, // direction
    output reg [3:0] bcd_value, //4 bit bcd value
    output reg roll // check for rollover
 always @(posedge clk div or negedge rst n) begin
        if (!rst n) begin
        //reset roll and bcd value
            bcd value <= 4'd0;
            roll
                    <= 1'b0;
        end else begin
            roll <= 1'b0; // initialize roll to 0
            if (dir) begin // count up
                if (bcd value == 4'd9) begin // set up case for rollover
                    bcd value <= 4'd0;
                    roll
                          <= l'bl; // overflow
                end else begin
                    bcd value <= bcd value + 4'd1;
                end
            end else begin // count down
                if (bcd value == 4'd0) begin // setup case for rollover counting down
                    bcd value <= 4'd9;
                    roll
                             <= 1'bl; // underflow
                end else begin
                    bcd_value <= bcd_value - 4'd1;
                end
            end
        end
    end
endmodule
```

## Clock\_divider and Mux Code:

```
module clock divider(
                                                         module mux32x1 (
                                                            input [31:0] cnt,
    input clk,
                                                            input [4:0] sel,
    input rst_n,
                                                            output clk_out
    output reg [31:0] cnt // counter
                                                            assign clk_out = cnt[sel]; // Output the selected bit from D
always @(posedge clk or negedge rst n) begin
                                                         endmodule
    if (!rst_n)
        cnt <= 0; //reset count
        cnt <= cnt + 1; // else increment count
    end
endmodule
```

#### **Test Bench Code Snippet**

```
module top_lab5(
          CLK,
    input
              BTNO, // Reset
    input
              BTN1,
   input
                        // Dir
   input [4:0] SW,
   output [6:0] SEG,
                       // Segments a-g
   output [7:0] AN,
   output [12:0] LED
   );
   // Instantiate clock divider
   wire [31:0] cnt;
   clock_divider u_div (
       .clk (CLK),
       .rst_n (!BTNO), // Active-low reset
       .cnt (cnt)
   );
   // Instantiate 32x1 mux
   wire clk out;
   mux32x1 u_mux (
       .cnt (cnt),
       .sel (SW),
       .clk_out (clk_out)
   );
 wire [3:0] unit_bcd, tens_bcd;
wire [3:0] digit0, digit1;
assign digit0 = unit_bcd; // assign digit 0 to ones
assign digit1 = tens_bcd; // assign digit 1 to tens
           unit_roll;
  // instantiate the units-digit counter
 bcd_up_down_counter_u_unit (
   .clk_div (clk_out), // from mux32x1
   .rst_n (!BTN0), // reset button
.dir (!BTN1), // up/down button
   .bcd_value (unit_bcd), // output = units digit
   .roll (unit_roll) // pulse when units wraps 0 to 9
  );
 // instantiate the tens-digit counter
 bcd up down counter u tens (
   .clk_div (unit_roll), // advance on roll
             ('BTNO).
    .rst.n
```

## Simulation:



## Implementation:

#### **Utilization Table:**

| Name 1     | Slice LUTs<br>(63400) | Slice Registers<br>(126800) | F7 Muxes<br>(31700) | Slice<br>(15850) | LUT as Logic<br>(63400) | Bonded IOB<br>(210) | BUFGCTRL<br>(32) |
|------------|-----------------------|-----------------------------|---------------------|------------------|-------------------------|---------------------|------------------|
| N top lab5 | 26                    | 57                          | 4                   | 22               | 26                      | 36                  | 1                |

| Resource | Utilization | Available | Utilization % |  |
|----------|-------------|-----------|---------------|--|
| LUT      | 26          | 63400     | 0.04          |  |
| FF       | 57          | 126800    | 0.04          |  |
| Ю        | 36          | 210       | 17.14         |  |

### **Timing Summary**

| Setup                               | Hold                         |          | Pulse Width                              |          |  |
|-------------------------------------|------------------------------|----------|------------------------------------------|----------|--|
| Worst Negative Slack (WNS): 7.321 n | Worst Hold Slack (WHS):      | 0.254 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |  |
| Total Negative Slack (TNS): 0.000 n | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |  |
| Number of Failing Endpoints: 0      | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |  |
| Total Number of Endpoints: 48       | Total Number of Endpoints:   | 48       | Total Number of Endpoints:               | 49       |  |

### Video:

https://youtu.be/QSN8LI0IV3c

All user specified timing constraints are met.

### Contributions:

Justin Wong: XDC, Driver Code, testbench code, report. 50% for all. Hector Garibay: XDC, Driver Code, testbench code, report. 50% for all.